# CHAPTER

8

# **DATAPATH**

Design components are often classified as either datapathor control-oriented. In the previous chapters, we demonstrated our assertion-based IP creation process for control-oriented design components. In this chapter, we focus on various datapath components that are likely to be found in today's platform-based SoC designs. Figure 8-1 illustrates our platform-based SoC example with various datapath components highlighted.

Figure 8-1. Platform-based SoC design with datapath components



Most people classify datapath as some form of design behavior that performs data processing. In Chatterjee [2006] and Foster *et al.* [2006], the authors propose refining the classification of datapath into either *data transport* or *data transform*, as illustrated in Figure 8-2.

Figure 8-2. Design behavior classification



A data transport design component essentially transports unchanged data (for example, packets) from multiple input sources to multiple output sources (for example, a PCI Express Data Link Layer design component). On the other hand, a data transform design component performs a mathematical computation (an algorithm) over different data input values (for example, an IFFT convolution block). Foster *et al.* [2006] argue that data transport blocks are amenable to formal verification (that is, model checking) due to the independence of the bits in the datapath, which makes the formal verification independent of the width of the datapath. However, this symmetry reduction technique (a formal verification abstraction) cannot be applied to data transform design components.

As we discussed in the introduction, our philosophy toward creating assertion-based IP in this book is to first focus on capturing the intent of the design in a set of assertions suitable for simulation, and then optimize any of the problematic assertions you encounter during formal verification only if you experience problems while attempting proof—and only if there is a clear return on effort to achieve a complete proof. Hence, in this chapter we have not limited our discussion to written assertions that are only amenable to formal verification, and we demonstrate our assertion-based IP creation process on both data transportation and data transform design components.

You will note that the data integrity class of properties we demonstrate in this chapter become progressively more difficult to express from one section to the next, even with the added expressive power of SVA local variables. In fact, we argue in Section 8.4, "Data compression" and Section 8.5, "Data decompression" that using assertion-based IP to check data integrity in simulation for this particular class of design components is not necessarily the best technique. Alternative solutions, such as scoreboarding, might be a better solution to the problem. Finally, even though this chapter focuses on datapath components, you will note that there are still many control oriented properties associated with these components that need to be expressed.

# 8.1 Multiport register file

A register file is a data transportation design component example that consist of an array of registers found in many of today's devices, such as a central processing unit (CPU) or a network router. These modern devices will almost always define a set of registers that are used to stage data that is to be transported between memory and various other connected functional units

In this section, we introduce a simple multiport register file design component to demonstrate our assertion-based IP creation process. While reviewing this chapter, you might notice some similarities in our simple multiport register file to a simple network router. Hence, many of the concepts can be extended to more complicated switch type designs.

# 8.1.1 Block diagram interface description

Figure 8-3 illustrates a block diagram for a simple multiport register file design component. For our example, all signal transitions relate only to the rising edge of the clock (clk).

Table 8-1 provides a summary of the interface signals for our simple packet data compressor design example.

Figure 8-3 A simple multiport register file block diagram



Table 8-1 Interface description for the multiport register file

| Name                | Description                                        |
|---------------------|----------------------------------------------------|
| p0_wr_data[15:0]    | Write port 0 write data                            |
| p0_wr_en            | Write port 0 write enable                          |
| p0_wr_addr[4:0]     | Write port 0 address                               |
| p1_wr_data[15:0]    | Write port 1 write data                            |
| p1_wr_en            | Write port 1 write enable                          |
| p1_wr_addr[4:0]     | Write port 1 address                               |
| p1_wr_addr_conflict | Write address conflict (p0 takes priority over p1) |
| p0_rd_addr[4:0]     | Read port 0 address                                |
| p0_rd_sel           | Read port 0 read select                            |
| p0_rd_size          | Read port 0 read size (16-bit=0, 32-bit=1)         |
| p0_rd_data[31:0]    | Read port 0 register data                          |
| p1_rd_addr[4:0]     | Read port 1 address                                |
| p1_rd_sel           | Read port 1 read select                            |
| p1_rd_size          | Read port 1 read size (16-bit=0, 32-bit=1)         |
| p1_rd_data[31:0]    | Read port 1 register data                          |
| clk                 | Synchronous clock                                  |
| rst_n               | Asynchronous reset                                 |

# 8.1.2 Overview description

Our simple multiport register file consists of 32 16-bit registers. There are two 16-bit input write ports and two 32-bit output read ports. Each write port can individually address any register within the register file. However, port p0 has higher write priority over p1 when both ports are attempting to write to the same register file address. A memory address write conflict results in p0 completing its write and the register file then asserts p1\_wr\_addr\_conflict to indicate that the p1 write port attempt was unsuccessful.

The read ports can access either a 16-bit or 32-bit value. That is, if p0\_rd\_size is set to zero, then a 16-bit read on port p0 occurs. However, if p0\_rd\_size is set to one, then a 32-bit read of port p0 occurs. Note that a 16-bit read access can address any register within the register file. However, for a 32-bit read, the lower returned bits will always contain the value of an even address register while the upper bits will contain the value of an odd register. This means that if the p0\_rd\_addr (or p1\_rd\_addr) is set to an odd value (for example, five) then the read value for the lower 16 bits will consist of the value obtained from register four, while the read value for the upper 16 bits will consist of the value obtained from register five.

# **Basic register operation**

The waveforms in Figure 8-4 illustrate a write operation for our simple multiport register file. The write operation begins with an address of 5'd0 and some arbitrary data value (represented by 'DA in Figure 8-4) placed on port p0's input controls. If p0\_wr\_en is asserted at clock one then the input data is written into register zero. At clock two, the data value 'DB is written into register address 5'd1 from port p0, and simultaneously, the data value 'DX is written into register address 5'd4 from port p1. At clock three, the data value 'DY is written into register address 5'd3 from port p1. Finally, at clock five, both ports p0 and p1 are trying to write data into register address 5'd2. This creates a conflict that is resolved by writing the higher priority port p0's input data value of 'DC into register address 5'd2 and asserting

 $p1\_wr\_addr\_conflict.$  Hence, the input data value from port p1 'DZ is dropped at clock five.

Figure 8-4 Register file 16-bit write operation



Figure 8-5 Register file 16-bit and 32-bit read operation



The waveforms in Figure 8-5 illustrate a write operation for our simple register file.

This figure illustrates the case where a 32-bit read from either an odd or even address yields the same result. That is, the upper 16 bits of a 32-bit read will always align with an odd address, while the lower 16 bits align with an even address (that is, odd address minus one). Hence, a 32-bit read to either 5'd1 or 5'd0 yields the same result as illustrated prior to clocks six and seven in our example.

# 8.1.3 Natural language properties

Prior to creating a set of SystemVerilog assertions for our simple multiport register file, we must identify a comprehensive list of natural language properties, as shown in Table 8-2. Although the set of properties found in this table is not necessarily comprehensive, it is representative of a real set of properties and sufficient to demonstrate our process.

Table 8-2 Simple multiport register file properties

| Assertion name         | Summary                                                                                                                |
|------------------------|------------------------------------------------------------------------------------------------------------------------|
| a_reset_state_inactive | Initial value of registers after reset is 0                                                                            |
| a_wr_rd_data_integrity | A write followed by a read on any port to<br>the same register will return the last high-<br>est priority written data |
| a_reg_after_reset      | Reads before any writes will read 0                                                                                    |
| a_rd_rd_data_integrity | A pair of reads from a register, without an intervening write on any port, will each return the same data.             |
| a_rd_stable            | Output read data without a read select signal will not change from its prior value                                     |

# 8.1.4 Assertions

To create a set of SystemVerilog assertions for our simple multiport register file, we begin defining the connection between our assertion-based monitor and other potential components within the testbench (such as a driver transactor and the DUV). We accomplish this goal by creating a SystemVerilog interface, as Figure 8-15 illustrates.

Example 8-7 on page 219 demonstrated an interface for our simple multiport register file example. For this case, our assertion-based monitor references the interface signals via the direction defined by the monitor mp named modport.

```
Example 8-1 Encapsulate signals inside an interface
interface tb register file if( input clk , input rst );
  bit [15:0] p0 wr data;
  bit p0_wr_en;
  bit [4:0] p0 wr addr;
  bit [15:0] p1 wr data;
  bit pl wr en;
  bit [4:0] p1 wr addr;
  bit p1 wr addr conflict;
  bit [4:0] p0 rd addr;
  bit p0_rd_sel; bit p0 rd size
             p0_rd_size;
  bit [31:0] p0 rd data;
  bit [4:0] p1 rd addr;
  bik pl_rd_sel;
bit pl_rd_size;
  bit [31:0] p1 rd data;
  modport dut (
    input clk , rst ,
   );
  modport monitor mp (
    input clk , rst ,
    input p0_wr_data,
    input p0 wr en,
    input p0 wr addr,
    input p1 wr data,
 // Continued on next page
```

# input p1\_wr\_en, input p1\_wr\_addr, input p1\_wr\_addr\_conflict, input p0\_rd\_addr, input p0\_rd\_sel, input p0\_rd\_size, input p0\_rd\_data, input p1\_rd\_addr, input p1\_rd\_addr, input p1\_rd\_addr, input p1\_rd\_addr, input p1\_rd\_size, input p1\_rd\_size, input p1\_rd\_data );

In addition to pin-level interfaces, we need a means for our simple multiport register file assertion-based monitor to communicate with various analysis verification components within the testbench. Hence, we introduce an error status analysis port within our monitor, as Figure 8-6 illustrates.

Figure 8-6 Error status and coverage analysis ports



In addition to assertion error status, coverage events are an important piece of analysis data that require their own analysis ports. We discuss coverage with respect to creating assertion-based IP separately in Section 5.4.

Upon detecting a register file error, the analysis port broadcasts the error condition (using an error status transaction object) to other verification components.

The *error status* transaction class is defined in Example 8-2, which is an extension of avm\_transaction base class. The tb\_reg\_file\_status class includes an enum that identifies the various types of register file errors and a set of methods to uniquely identify the specific error it detected.

```
Example 8-2 Error status class
class tb reg file status extends avm transaction;
  typedef enum { ERR RESET STATE INACTIVE,
                 ERR WR RD DATA INTEGRITY,
                 ERR REG AFTER RESET,
                 ERR RD RD DATA INTEGRITY,
                 ERR RD STABLE } reg file_err_status_t;
  reg file err status t
                         reg file err status;
  bit [5:0] err reg addr;
  function void set err reset state inactive;
    reg file err status = ERR RESET STATE INACTIVE ;
  endfunction
  function void set err wr rd data integrity (input bit [5:0] i);
    reg file err status = ERR WR RD DATA INTEGRITY ;
    err reg addr = i;
  endfunction
  function void set err reg after reset (input bit [5:0] i);
    reg file err status = ERR REG AFTER RESET ;
    err reg addr = i;
  endfunction
  function void set err rd rd data integrity (input bit [5:0] i);
    reg file err status = ERR RD RD DATA INTEGRITY ;
    err reg addr = i;
  endfunction
  function void set err rd stable(input bit [5:0] i);
    reg file err status = ERR RD STABLE;
    err port num = i;
  endfunction
endclass
```

Assertion 8-1, "Register file output inactive after reset" demonstrates our first property.

#### 

Assertion 8-2, "Register file data integrity" demonstrates our next property.

```
Assertion 8-2 Register file data integrity
 // Parameterized property to check 16-bit data integrity
 // Address A is a constant from a generate statement!
property p wr rd data integrity (A, we0, wa0, wdata0,
                                     wel, wal, wdatal,
                                    re, ra, rdata, rdsize);
   logic [16:0] lv data;
   @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
 // (a) If either a 16-bit write to port 0 address A or to port 1
 // (that is, the lower priority port) address A. . .
     (we0 & wa0==A, lv data=wdata0) or
     (!(we0 & wa0==A) \frac{1}{6} (we1 & wa1==A), lv data=wdata1)
 // (b) followed by a sequence in which no writes to address A from
 // either port, and eventually a read to address A. . .
 ##1 ! (we0 & wa0==A | we1 & wa1==A) throughout (re & ra==A) [->1]
 // (c) new read data is same as original read data, selecting
       appropriate upper or lower 16-bit slice from 32-bit read value
 |-> (lv data==(rdsize & (A & 5b1)) ? rdata[31:16] : rdata[15:0]);
 endproperty
 generate
  begin
    genvar i;
     for (i = 0; i \le 31; i++) begin
 // Continued on next page
```

## Assertion 8-2 Register file data integrity

```
a wr rd p0:
      assert property ( p wr rd data integrity ( i,
                    monitor_mp.p0_wr_en, monitor_mp.p0_wr_addr,
monitor_mp.p0_wr_data, monitor_mp.p1_wr_en ,
                    monitor mp.pl wr addr, monitor mp.pl wr data,
                    monitor mp.p0 rd sel, monitor mp.p0 rd addr,
                    monitor mp.p0 rd data, monitor mp.p0 rd size)
                       ) else begin
           status = new();
           status.set err wr rd data integrity(i);
           status ap.write(status);
        end
     a wr rd p1:
      assert property (p wr rd data integrity (i,
                    monitor mp.p0 wr en, monitor mp.p0 wr addr,
                    monitor_mp.p0_wr_data, monitor_mp.p1 wr en ,
                    monitor mp.pl wr addr, monitor mp.pl wr data,
                    monitor mp.pl rd sel, monitor mp.pl rd addr,
                    monitor mp.pl rd data, monitor mp.pl rd size)
                       ) else begin
           status = new();
           status.set err wr rd data integrity(i);
           status ap.write(status);
        end
    end // for
  end // generate
endgenerate
```

Steps for creating data integrity assertions

When attempting to create a data integrity assertion for a register file, you might be overwhelmed initially by the complexity of the problem. However, we recommend that you approach this class of problems in the following manner:

- First, only consider a single output port when creating your assertion—we will consider the other output ports separately
- Next, only consider a single register address value to check for data integrity as part of the assertion—we will consider the other register addresses separately
- Finally, for simulation assertion-based IP, you must consider all possible *valid* input behaviors
- Then, either implicitly or explicitly create a separate assertion for each register address related to a specific

port. For example, an assertion could be written using a local variable that holds the last written address, which implicitly can handle all possible addresses.

Implicit versus explicit addresses

This implicit addressing approach has the advantage of handling large memories, yet the assertion can be more complicated to code or understand.

Alternatively, a set of explicit address assertion could be generated by creating a SystemVerilog generate statement that explicitly specifies all possible address values as a constant. This approach often has the advantage of being simpler to code, which we demonstrate in our next assertion. However, for large memories, the explicit addressing technique can grow the number of generated assertions rapidly and potentially create a performance problem.

In this section, we demonstrate both explicit and implicit addressing approaches. You might note that both approaches (for our example) result in about the same amount of code.

Our Assertion 8-2 begins by looking for a write on the higher priority port 0, or a write on the lower priority port 1 with no write on port 0 (see label (a) in our example), to a specific reference address of interest. Note that our reference address A in this example is actually a constant created by a generate statement, so it is unnecessary to store the address into a local variable.

Next, in the step labeled (b), our property looks for a sequence of no writes from either of the input ports to the specific address of interest (in this case, A) followed by a read to address A. Then, the property checks in the step labeled (c) that the read data is the same as the last write data. Notice that if a new write occurs prior to the read occurring, the antecedent on the currently evaluating property does not hold. This effectively ends the previous check and restarts the evaluation of the property for the new write to address A. Keep in mind that we are only interested in the last write to address A.

For Assertion 8-2, we are monitoring a 16-bit write to a specific memory address (A). Hence, for the 16-bit read, we can simply compare the previously written value (held in the lv\_data local variable) with the lower 16 bits of the read data. However, for a 32-bit read, we need to account for a 16-bit write to an odd address, which we detect by the equation (A & 5'bl), and then compare the upper 16 bits of the 32-bit read value to the previously written value for the case when the address is odd. For the case when the address is even, we simply check the lower 16 read bits to the previously written value.

Assertion 8-3, "Register file data cleared after reset" demonstrates our next property. The technique we use for the coding problem demonstrated in Assertion 8-2 is also applied here.

# Assertion 8-3 Register file data cleared after reset // Parameterized property to check a single reg (16-bit data) // Address A is a constant from a generate statement! property p reg after reset(A, we0, wa0, wdata0, we1, wa1, wdata1, re, ra, rdata, rdsize); @(posedge monitor mp.clk) // (a) After a reset \$rose(monitor mp.rst n) // (b) and a sequence in which no writes to reg address A from // either port, and eventually a read to reg address A ##0 ! (we0 & wa0==A | we1 & wa1==A) throughout (re & ra==A) [->1] // (c) then the read data must be 0 (accounting for either a 16- or // 32-bit read and that we are only monitoring a single reg addr A) |-> (rdsize & (A & 5'b1)) ? rdata[31:16]=16'b0 : rdata[15:0]==16'b0; endproperty generate begin genvar i; for (i = 0; i <= 31; i++) begin

// Continued on next page

# Assertion 8-3 Register file data cleared after reset

```
a rd p0:
     // reads from port 0
     assert property ( p reg after reset(i,
                monitor mp.p0 wr en,
                                        monitor mp.p0 wr addr,
                monitor mp.p0 wr data, monitor mp.p1 wr en ,
                monitor mp.pl wr addr, monitor mp.pl wr data,
                monitor mp.p0 rd sel, monitor mp.p0 rd addr,
                monitor mp.p0 rd data, monitor mp.p0 rd size)) else
        begin
           status = new();
           status.set err init rd is 0(i);
           status ap.write(status);
        end
    a rd p1:
      \overline{//} reads from port 1
      assert property (p reg after reset( i,
                monitor mp.p0 wr en, monitor mp.p0 wr addr,
                monitor mp.p0 wr data, monitor mp.p1 wr en ,
                monitor mp.pl wr addr, monitor mp.pl wr data,
                monitor_mp.p1_rd_sel, monitor_mp.p1_rd_addr,
monitor_mp.p1_rd_data, monitor_mp.p1_rd_size)) else
        begin
           status = new();
           status.set err data integrity(i);
           status ap.write(status);
        end
    end // for
  end
endgenerate
```

The property begins whenever reset completes (see step (a) in example), which is detected by looking for a rising edge of the active low reset. Once this occurs, in step (b) we look for a sequence in which no writes occur on either input port, followed by a read to a specific memory address of interest (in our case, that is A). Once this occurs, in step (c) we check that the read value is zero. Note that we are monitoring 16-bit writes to a specific address. Hence, a 32-bit read must account for either an odd address (and check the upper 16 bits of the read data value) or it must account for an even address (and check the lower 16 bits of the read data value).

Read followed by another read to same address Concerning data integrity, it is insufficient to simply check that the data is valid for the case of a read following a write to the same address. We also need to ensure that a read followed by another read to the same address (with no writes to the address we are monitoring) results in the same value. Hence, property a\_rd\_rd\_data\_integrity defined in Table 8-2, "Simple multiport register file properties" checks this situation

To simplify understanding this property, we have broken the problem down into four cases that you must consider:

- **1** A 16-bit read to a specific address, followed by another 16-bit read to the same address, and no writes have occurred to the address we are monitoring
- **2** A 16-bit read to a specific address, followed by another 32-bit read to the same address, and no writes have occurred to the address we are monitoring
- **3** A 32-bit read to a specific address, followed by another 16-bit read to the same address, and no writes have occurred to the address we are monitoring
- **4** A 32-bit read to a specific address, followed by another 32-bit read to the same address, and no writes have occurred to the address we are monitoring

Although there are similarities between each case—there are sufficient differences that warrant partitioning these behaviors into separate properties (at least initially, during the development phase, to simplify the complexity that can occur when the properties are combined into a single property).

Assertion 8-4, "16-bit read followed by 16-bit read data integrity" is our first case. Our property begins by looking for the occurrence of a 16-bit read, which is labeled as (a) in our example. Once a 16-bit read occurs, the data and address is stored in a local variable for future reference.

The next step, which is labeled as (b) in our example, is to look for a sequence of an eventual read to the same address (stored in the local variable lv\_A), and throughout this sequence there are no new writes to the address that we are monitoring. If this sequence is detected, then the new 16-bit read data, which is the lower 16-bits of the 32-bit read port, must match the original 16-bit read data, which were stored

in local variable lv\_data. This step is labeled as (c) in our example.

#### Assertion 8-4 16-bit read followed by 16-bit read data integrity property p 16 rd 16 rd integrity (we0, wa0, wdata0, wel, wal, wdatal, re, ra, rdata, rdsize); logic [15:0] lv data; logic [5:0] lv A; @(posedge monitor mp.clk) disable iff (~monitor mp.rst n) // (a) 16-bit read occurs, grab data and address (re & !rdsize, lv data = rdata[15:0], lv A = ra) // (b) another 16-bit read to same address and no writes ##1 !((we0 & wa0==1v A) | (we1 & wa1==1v A)) throughout (re & ra==lv A & !rdsize)[->1] |-> // (c) new 16-bit read data same as original 16-bit read data ( lv data == rdata[15:0] ); endproperty a 16 rd 16 rd integrity p0: // port 0 read assert property ( p 16 rd 16 rd integrity( monitor\_mp.p0\_wr\_en, monitor\_mp.p0\_wr\_addr, monitor mp.p0 wr data, monitor mp.p1 wr en , monitor mp.pl wr addr, monitor mp.pl wr data, monitor\_mp.p0\_rd\_sel, monitor\_mp.p0\_rd\_addr, monitor\_mp.p0\_rd\_data, monitor\_mp.p0\_rd\_size)) else begin status = new(); status.set err rd rd integrity(monitor mp.p0 rd addr); status ap.write(status); end a 16 rd 16 rd integrity p1: // port 1 read assert property ( p 16 rd 16 rd integrity( monitor\_mp.p0\_wr\_en, monitor\_mp.p0\_wr\_addr, monitor\_mp.p0\_wr\_data, monitor\_mp.p1 wr en , monitor mp.pl wr addr, monitor mp.pl wr data, monitor mp.pl rd sel, monitor mp.pl rd addr, monitor mp.pl rd data, monitor mp.pl rd size)) else begin status = new(); status.set err rd rd integrity(monitor mp.pl rd addr); status ap.write(status); end

Assertion 8-5, "16-bit read followed by 32-bit read data integrity" demonstrates our second case. Our property begins exactly like our previous example. However, in step (b) we are now looking for a 32-bit read. Once this sequence is detected, the appropriate 16-bit slice of the new 32-bit

read data (based on an odd or even read address) is compared to the original 16-bit read data, as demonstrated in step (c) in our example.

```
Assertion 8-5 16-bit read followed by 32-bit read data integrity
 property p 16 rd 32 rd integrity (we0, wa0, wdata0,
                                  wel, wal, wdatal,
                                  re, ra, rdata, rdsize);
   logic [15:0] lv data;
   logic [5:0] lv A;
   @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
 // (a) 16-bit read occurs, grab data and address
       (re & !rdsize, lv data = rdata[15:0], lv A = ra)
 // (b) another 32-bit read to same address and no writes
   ##1 !((we0 & wa0==lv A) | (we1 & wa1==lv A)) throughout
                                (re & ra==lv A & rdsize)[->1] |->
 // (c) new read data is same as original read data, selecting
      appropriate upper or lower 16-bit slice from 32-bit read value
                         ( lv data == (lv A \& 5'b1) ? rdata[31:16] :
                                                      rdata[15:0]);
 endproperty
 a 16 rd 32 rd integrity p0: // port 0 read
   assert property ( p 16 rd 32 rd integrity(
           monitor mp.p0 wr en, monitor mp.p0 wr addr,
           monitor mp.p0 wr data, monitor mp.p1 wr en ,
           monitor_mp.pl_wr_addr, monitor_mp.pl_wr_data,
           monitor mp.p0 rd sel, monitor mp.p0 rd addr,
           monitor mp.p0 rd data, monitor mp.p0 rd size)) else
         begin
           status = new();
           status.set err rd rd integrity(monitor mp.p0 rd addr);
           status ap.write(status);
         end
 a 16 rd 32 rd integrity p1: // port 1 read
   assert property ( p 16 rd 32 rd integrity(
           monitor mp.p0 wr en, monitor mp.p0 wr addr,
           monitor mp.p0 wr data, monitor mp.p1 wr en ,
           monitor mp.pl wr addr, monitor mp.pl wr data,
           monitor_mp.p1_rd_sel, monitor_mp.p1_rd_addr,
           monitor mp.pl rd data, monitor mp.pl rd size)) else
         begin
           status = new();
           status.set err rd rd integrity(monitor mp.pl rd addr);
           status ap.write(status);
```

Assertion 8-6, "32-bit read followed by 16-bit read data integrity" demonstrates our third case. Our property begins

similar to our first example, except the appropriate upper or lower 16-bit read data is stored for future comparison based on the reference to either an odd or even address (see step (a) in our example). In step (c) from our example, the new 16-bit read data, which comprises the lower bits of the read port, is compared to the original 16-bit read data, which is stored in local variable ly data.

#### Assertion 8-6 32-bit read followed by 16-bit read data integrity

```
property p 32 rd 16 rd integrity (we0, wa0, wdata0,
                                 wel, wal, wdatal,
                                 re, ra, rdata, rdsize);
  logic [15:0] lv data;
  logic [5:0] lv A;
 @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
// (a) 32-bit read occurs, grab appropriate 16-bit data and address
    (re & rdsize, lv data = (ra&5'b1) ? rdata[31:16] : rdata[15:0],
                                                         lv A = ra)
// (b) another 16-bit read to same address and no writes
##1 !((we0 & wa0==lv A) | (we1 & wa1==lv_A)) throughout
                             (re & ra==lv A & !rdsize) [->1] |->
// (c) new 16-bit read data same as original read data
                                        ( rdata[15:0] == lv data );
endproperty
a 32 rd 16 rd integrity p0: // port 0 read
  assert property ( p 32 rd 16 rd integrity(
         monitor mp.p0 wr en, monitor mp.p0 wr addr,
         monitor_mp.p0_wr data, monitor mp.p1 wr en ,
         monitor mp.pl wr addr, monitor mp.pl wr data,
         monitor_mp.p0_rd_sel, monitor_mp.p0_rd_addr,
         monitor mp.p0 rd data, monitor mp.p0 rd size)) else
       begin
         status = new();
          status.set err rd rd integrity(monitor mp.p0 rd addr);
         status ap.write(status);
        end
a_32_rd_16_rd_integrity_p1: // port 1 read
  assert property ( p 32 rd 16 rd integrity(
         monitor mp.p0 wr en, monitor mp.p0 wr addr,
         monitor mp.p0 wr data, monitor mp.p1 wr en ,
         monitor mp.pl wr addr, monitor mp.pl wr data,
         monitor_mp.p1_rd_sel, monitor_mp.p1_rd_addr,
         monitor mp.pl rd data, monitor mp.pl rd size)) else
         status = new();
         status.set err rd rd integrity (monitor mp.pl rd addr);
         status ap.write(status);
        end
```

Assertion 8-7, "32-bit read followed by 32-bit read data integrity" demonstrates our final case. Our property begins by looking for the occurrence of a 32-bit read, which is labeled as (a) in our example. When this event is detected, the data and address are stored in a local variable for future reference. The next step, which is labeled (b) in our example, is to look for a sequence of an eventual read to the same address (stored in the local variable <code>lv\_A</code>), and throughout this read sequence there are no new 16-bit writes to either the even (lower) or odd (upper) address that we are monitoring. To accomplish this, in step (b) we force the write address to an odd value with the equation:

```
((wa0|5'b1) == (A|5'b1))
```

By doing this, we are able to detect the occurrence of a 16-bit write to either the even or odd address for the read address we are monitoring. Note that it is not necessary to know specifically which even or odd address was written to abort our check. Finally, in step (c), we compare the new 32-bit read value to the previously stored 32-bit read value.

#### Assertion 8-7 32-bit read followed by 32-bit read data integrity

```
property p 32 rd 32 rd integrity (we0, wa0, wdata0,
                                 wel, wal, wdatal,
                                 re, ra, rdata, rdsize);
  logic [31:0] lv data;
  logic [5:0] lv A;
 @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
// (a) 32-bit read occurs, grab appropriate 16-bit data and address
    (re & rdsize, lv data = rdata, lv A = ra)
// (b) another 32-bit read to same address and no 16-bit writes to
       either the upper or lower word the original read address
##1 ! (we0 & ((wa0|5'b1)==(A|5'b1)) | we1 & ((wa1|5'b1)==(A|5'b1)))
                  throughout (re & ra==lv A & rdsize)[->1] |->
// (c) new 32-bit read data same as original read data
                                             ( rdata == lv data );
endproperty
// Continued on next page
```

#### a 32 rd 32 rd integrity p0: // port 0 read assert property ( p 32 rd 32 rd integrity( monitor mp.p0 wr en, monitor mp.p0 wr addr, monitor mp.p0 wr data, monitor mp.p1 wr en , monitor mp.pl wr addr, monitor mp.pl wr data, monitor mp.p0 rd sel, monitor mp.p0 rd addr, monitor mp.p0 rd data, monitor mp.p0 rd size)) else begin status = new(); status.set err rd rd integrity(monitor mp.p0 rd addr);

Assertion 8-7 32-bit read followed by 32-bit read data integrity

```
status ap.write(status);
        end
a 32 rd 32 rd integrity p1: // port 1 read
  assert property ( p 32 rd 32 rd integrity(
         monitor mp.p0 wr en, monitor mp.p0 wr addr,
         monitor mp.p0 wr data, monitor mp.p1 wr en ,
         monitor mp.pl wr addr, monitor mp.pl wr data,
         monitor mp.pl rd sel, monitor mp.pl rd addr,
         monitor mp.pl rd data, monitor mp.pl rd size)) else
         status = new();
         status.set err rd rd integrity(monitor mp.pl rd addr);
         status ap.write(status);
        end
```

Assertion 8-8, "Register file output stable when not selected" demonstrates our next property.

# Assertion 8-8 Register file output stable when not selected

```
property p rd stable (rd sel, rd data);
  @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
        (!rd sel) |-> (rd data == $past(rd data));
endproperty
a rd stable p0 :
  assert property (p rd stable (monitor mp.p0 rd sel,
                               monitor mp.p0 rd data)) else begin
    status = new();
    status.set err rd stable(0);
    status ap.write(status);
  end
a rd stable p1 :
  assert property (p rd stable (monitor mp.pl rd sel,
                               monitor mp.pl rd data)) else begin
    status = new();
    status.set err rd stable(1);
    status ap.write(status);
```

# 8.1.5 Encapsulate properties

In this step, we turn our set of related multiport register file assertions (and any coverage properties) into a reusable assertion-based monitor verification component. We add analysis ports to our monitor for communication with other simulation verification components, as Chapter 3 "The Process" demonstrates.

#### Example 8-3 Encapsulate properties inside a module

# 8.2 Data queue

A queue is a buffer data structure type of design component that provides data transportation services to its various entities, such as data or control commands that are stored unmodified for later processing. Probably the most well-known form of a queue is the first-in-first-out (FIFO) queue. In a FIFO queue, the first element placed in the queue will be the first one out. This is equivalent to the requirement that whenever an element is added, all elements that were added before have to be removed before the new element

can be accessed. There are also non-FIFO queue data structures, such as a priority queue.

Queues are typically verified separately from other design components to ensure their proper operation. Their interfaces are generally simple and can be easily isolated from their driving logic. Queues generally are fixed in depth, though they can be parameterized to support various depths. Dynamically resized queues, such as an elasticity buffer, have recently become popular—providing a means to *smooth out* or balance the flow from the burst of data within a system.

Our goal in this section is to demonstrate the *process* of creating an assertion-based IP verification component versus teaching you all the details about various complex queues. We ask you to focus on the techniques for creating the assertions and verification IP. By using our generic, simple, eight-entry queue, we hope that you will be able to set aside the details of a particular larger complex queue that could otherwise overwhelm you and distract you from the learning objectives. After understanding the process we present, you should be able to extend these ideas to create assertion-based verification IP for more complex queues.

# 8.2.1 Block diagram interface description

Figure 8-7 illustrates a block diagram for a simple eightentry queue design. For our example, all signal transitions relate only to the rising edge of the clock (clk).

Table 8-3 provides a summary of the interface signals for our simple eight-entry queue design example.

Figure 8-7 A simple eight-entry queue block diagram



Table 8-3 Interface signals for our simple eight-entry queue

| Name             | Description                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------|
| datain[15:0]     | Input data to the queue                                                                             |
| push             | Command to enqueue an entry into the queue                                                          |
| pop              | Command to dequeue entry from queue                                                                 |
| clear[7:0]       | Setting bit active high clears a queue entry (younger entries shift to occupy cleared entries)      |
| dataout[15:0]    | Data value for dequeued entry                                                                       |
| queue_full       | All entries in the queue are full                                                                   |
| queue_empty      | All entries in the queue are empty                                                                  |
| entry_valid[7:0] | Indicates valid entries (rhs bit represents oldest entry while lhs bits represent youngest entries) |
| rst_n            | Asynchronous active low reset                                                                       |
| clk              | Synchronous clock                                                                                   |

# 8.2.2 Overview description

Our simple eight-entry queue consists of a 16-bit input data port with an enqueue (push) signal, an indicator for when the queue is full, a 16-bit output port with a dequeue (pop) signal, and an indicator for when the queue is empty. One unique aspect of our queue is the ability to remove an entry from the middle of the queue using the clear entry command.

# Basic enqueue and dequeue operation

The waveforms in Figure 8-8 illustrate a typical enqueue (push) and dequeue (pop) operation for our simple queue.

Our simple eight-entry queue is initially empty, which is indicated by both the active <code>queue\_empty</code> signal and the <code>entry\_valid</code> signals set to zero and the <code>dataout</code> value is set to zero. Prior to clock two, a DO value is placed on the <code>datain</code> bus, and the <code>push</code> signal is asserted. This illustrates an <code>enqueue</code> operation. The first (right-hand side) bit of <code>entry\_valid</code> is set (after clock two) to indicate that there is a single item in the queue, and the <code>dataout</code> value now represents the first item placed in the queue.

Figure 8-8 Enqueue and dequeue operation



Prior to clock three, a D1 value is placed on the datain bus, and the push signal is asserted, which again illustrates an enqueue operation. At the same time, a pop signal is asserted, which illustrates a simultaneous *dequeue* operation. After clock three, the end item in the queue (D1) appears on the dataout bus and remains stable until some time in the future when either it is cleared or another queue entry is dequeued. Notice after clock three, since we just performed a simultaneous enqueue and dequeue operation, the entry valid signals indicate only one item is in the

queue (which represents the D1 value that was just enqueued)

Prior to clock four, a D2 value is placed on the datain bus, and the push signal is asserted to perform an enqueue operation. The entry\_valid signals after clock four now indicate that there are two valid items in the queue (since each bit represents a valid entry item for our simple queue). As new enqueue operations occur, additional entry\_valid bits will be set in a contiguous fashion from right to left. That is, the oldest enqueued entry will be represented by the right-hand-most set bit while the youngest entry is represented by the left-hand-most set bit.

# **Basic clear operation**

The waveform in Figure 8-9 illustrates the removal of a previous enqueued entry from the middle of the queue.

Figure 8-9 Clear operation



For our example, we are assuming that the queue has been filled with a sequence of values (DO, D1, D2,...,D7), which is indicated by the active queue full signal and all bits of

entry\_valid being set prior to clock t. The first item in the queue (DO) appears on the dataout port.

Prior to clock t+2, the clear command is set to 8'b00000010, indicating that the second oldest item in the queue is to be cleared (that is, the previous enqueued value of D1 has been cleared). Notice after clock t+2 that the queue\_full signal is no longer active, and the entry\_valid indicator signals have shifted right to occupy the previously cleared entry. You can see that there is now one unoccupied entry in the queue.

Prior to clock t+3, a dequeue command occurs, and the oldest item (represented as DO) in the queue appears on dataout after clock t+3. The entry\_valid value now shifts to the right to indicate that there are two available queue entries

Prior to clock t+4, another dequeue command occurs. This time, and the oldest item in the queue appears on dataout. For our example, we illustrate this item as D2, since D1 was previously cleared on clock t+2. Notice that entry\_valid now indicates that there are three available queue entries after the previous dequeue command on clock t+4.

# 8.2.3 Natural language properties

Prior to creating a set of SystemVerilog assertions for our simple queue design, we must identify a comprehensive list of natural language properties, as shown in Table 8-4. Although the set of properties found in this table is not necessarily comprehensive, it is representative of a real set of properties and sufficient to demonstrate our process.

Table 8-4 Simple queue design properties

| Assertion name | Summary                                   |
|----------------|-------------------------------------------|
| a_reset_state  | Initial state after reset is empty and no |
|                | entries are valid                         |

| Assertion name               | Summary                                 |
|------------------------------|-----------------------------------------|
| a_no_overflow                | A push cannot occur when the queue      |
|                              | is full                                 |
| a_queue_full                 | When all bits of entry_queue are set,   |
|                              | then queue_full must be asserted        |
| a_no_underflow               | A pop cannot occur for an empty         |
|                              | queue                                   |
| a_queue_empty                | Either entry_queue has at least one bit |
|                              | set, or queue_empty is asserted         |
| a_push_pop_clear_entry_valid | A push, pop, and clear operation        |
|                              | should set entry_valid to the correct   |
|                              | number of entries in the queue          |
| a_contiguous_entry_valid     | The entry_valid bits are always con-    |
|                              | tiguous and shifted to the right        |
| a_no_invalid_entry_clear     | A clear bit should not be asserted for  |
|                              | an invalid entry                        |
| a_stable_dataout             | The output data shall not change in the |
|                              | next cycle when pop is not asserted     |
| a_data_integrity             | A datum pushed into the queue and       |
|                              | not cleared should exit the queue after |
|                              | the prior entries are popped or cleared |

# 8.2.4 Assertions

To create a set of SystemVerilog assertions for our simple queue design, we begin defining the connection between our assertion-based monitor and other potential components within the testbench (such as a driver transactor and the DUV). We accomplish this goal by creating a SystemVerilog interface, as Figure 8-10 illustrates.

Figure 8-10 SystemVerilog interface



Example 8-4 on page 205 demonstrated an interface for our queue example. For this case, our assertion-based monitor references the interface signals with the direction defined by the monitor mp named modport.

```
Example 8-4
              Encapsulate signals inside an interface
 interface tb queue if( input clk , input rst );
  parameter int DATA SIZE = 16;
  parameter int ENTRY SIZE = 8;
  bit [DATA SIZE-1:0] datain;
  bit
                        push;
  bit
                        queue full;
  bit
                        queue empty;
  bit [ENTRY SIZE-1:0] entry valid;
  bit [DATA SIZE-1:0] dataout;
  bit
                        pop;
  bit [ENTRY SIZE-1:0] clear;
  modport queue mp (
   );
  modport monitor mp (
    input
                clk , rst n ,
     input
                datain ,
    input
                push ,
    input
                queue full ,
     input
                queue empty ,
     input
                 entry valid ,
 // Continued on next page
```

# input dataout , input pop , input clear ); endinterface

In addition to pin-level interfaces, we need a means for our simple queue design assertion-based monitor to communicate with various analysis verification components within the testbench. Hence, we introduce an error status analysis port within our monitor, as Figure 8-11 illustrates.

In addition to assertion error status, coverage events are often an important piece of analysis data that requires its own analysis port, as illustrated in Figure 8-11.

Figure 8-11 Error status and coverage analysis ports



Upon detecting an error, the analysis port broadcasts the error condition (using an error status transaction object) to other verification components.

The *error status* transaction class is defined in Example 8-5, which is an extension of avm\_transaction base class. The tb\_queue\_status class includes an enum that identifies the various types of queue errors and a set of methods to uniquely identify the specific error it detected.

#### Example 8-5 Error status class

```
class tb queue status extends avm transaction;
 typedef enum { ERR RESET STATE,
                 ERR NO OVERFLOW,
                 ERR QUEUE FULL,
                 ERR NO UNDERFLOW,
                 ERR QUEUE EMPTY,
                 ERR PUSH POP CLEAR ENTRY VALID,
                 ERR CONTIGUOUS ENTRY VALID,
                 ERR NO INVALID ENTRY CLEAR,
                 ERR STABLE DATAOUT,
                 ERR DATA INTEGRITY } queue status t;
 queue status t
                 queue status;
 function void set err reset state;
    queue status = ERR RESET STATE ;
 endfunction
  function void set err no overflow;
    queue status = ERR NO OVERFLOW ;
 endfunction
  function void set err queue full;
    queue status = ERR QUEUE FULL;
 endfunction
  function void set err no underflow;
    queue status = ERR NO UNDERFLOW ;
 function void set err queue empty;
    queue status = ERR QUEUE EMPTY;
 endfunction
 function void set err push pop clear entry valid;
   queue status = ERR PUSH POP CLEAR ENTRY VALID ;
 endfunction
 function void set err contiguous entry valid;
   queue status = ERR CONTIGUOUS ENTRY VALID ;
 endfunction
 function void set err no invalid entry clear;
    queue status = ERR NO INVALID ENTRY CLEAR ;
 endfunction
 function void set err stable dataout;
    queue status = ERR STABLE DATAOUT ;
 endfunction
 function void set err data integrity;
   queue status = ERR DATA INTEGRITY ;
 endfunction
endclass
```

We are now ready to write assertions for our simple queue design properties defined in Table 8-4 on page 203.

Assertion 8-9, "Queue inactive after reset" demonstrates our first property.

Assertion 8-10, "Queue full" demonstrates our next two properties associated with a full queue.

```
Assertion 8-10 Queue full
 property p no overflow;
   @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
    monitor mp.queue full |-> !monitor mp.push;
 endproperty
 a no overflow :
   assert property (p no overflow) else begin
     status = new();
     status.set err no overflow();
     status ap.write(status);
   end
 property p queue full;
   @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
     (monitor mp.queue full == & (monitor mp.entry valid));
 endproperty
 a queue full :
   assert property (p queue full) else begin
    status = new();
     status.set err queue full();
     status ap.write(status);
```

Assertion 8-11, "Queue empty" demonstrates our next two properties associated with an empty queue.

#### Assertion 8-11 Queue empty property p no underflow; @(posedge monitor mp.clk) disable iff (~monitor mp.rst n) monitor mp.queue empty |-> !monitor mp.pop; endproperty a no underflow : assert property (p no underflow) else begin status = new(); status.set err no underflow(); status ap.write(status); property p queue empty; @(posedge monitor mp.clk) disable iff (~monitor mp.rst n) ( | (monitor mp.entry valid) != monitor mp.queue empty); endproperty a queue full : assert property (p queue full) else begin status = new(); status.set err queue full(); status ap.write(status); end

Assertion 8-12, "Correct entry\_valid after push, pop, and clear" demonstrates our next two properties. The first property specifies that the <code>entry\_valid</code> signal must have the correct number of bits set as a result of a combination of push, pop, and clear commands at any given cycle. The second property specifies that the set <code>entry\_valid</code> bits must be contiguous, and shifted to the right.

### Assertion 8-12 Correct entry\_valid after push, pop, and clear a push pop clear entry valid : assert property (p ppush pop clear entry valid) else begin status = new(); status.set err push pop clear entry valid(); status ap.write(status); end property p contiguous entry valid; bit [3:0] lv cnt; @(posedge monitor mp.clk) disable iff (~monitor mp.rst n) (1, lv cnt =(\$countones(monitor mp.entry valid) + monitor mp.push -\$countones(monitor mp.clear | {7'b0,monitor mp.pop}) ) |=> &((8'b11111111<\lv cnt)|entry valid); endproperty a contiguous\_entry\_valid : assert property (p contiguous entry valid) else begin status = new();status.set err contiquous entry valid(); status ap.write(status); end

Assertion 8-13, "No cleared invalid entry" demonstrates our next property.

Assertion 8-14, "When no dequeue operation dataout is stable" demonstrates our next property.

#### Assertion 8-14 When no dequeue operation dataout is stable

```
property p_stable_dataout;
  @(posedge monitor_mp.clk) disable iff (~monitor_mp.rst_n)
    !monitor_mp.pop |=> $stable(monitor_mp.dataout));
endproperty
a_stable_dataout :
    assert property (p_stable_dataout) else begin
    status = new();
    status.set_err_stable_dataout();
    status_ap.write(status);
end
```

So far, our data queue properties have focused more on the control behavior details for our simple queue. From an end-to-end (or black-box) perspective, probably the most important queue properties are related to data integrity. That is, data entering the queue, which has never been cleared, will eventually exit the queue uncorrupted in the correct order.

When are assertions not appropriate?

Up to this point, we have expressed most of our properties purely through the set of assertion constructs found in SystemVerilog. However, not all design behaviors are easily expressed by only using assertion constructs. Some complex behavior often requires a combination of additional modeling code that is then combined with various SVA constructs to properly specify it. In addition, there are some design behaviors that are best specified only using modeling code. To illustrate what we are talking about, let's examine the following simplified example. For this case, we will express a data integrity property on our simple queue. However, to simplify the problem further, we assume that our queue does not support the entry clear capabilities (that is, there is no clear [7:0] control and all items enqueued will eventually be dequeued). With this simplification, we write Assertion 8-15 to verify that data entering the queue always exits without corruption.

#### Assertion 8-15 Data integrity example with additional modeling

```
// Modeling code to identify specific push and pops
reg [2:0] r pop tag, r push tag;
always @(posedge monitor mp.clk or negedge monitor mp.rst n) begin
  if (~monitor mp.rst n) begin
    r pop tag <= 0;
    r push tag <= 0;
   end
   else begin
    if (pop) r pop tag <= r pop tag+1;
    if (push) r push tag <= r push tag+1;
end
// Example property for simple queue that doesn't support clear!
property p data integrity;
 bit [15:0] lv datain;
 bit [2:0] lv tag;
  @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
     (monitor mp.push, lv datain=datain, lv tag=r push tag) |->
                     (monitor mp.pop && r pop tag == lv tag)[->1])
                  ##1 (monitor mp.dataout == lv datain);
endproperty
```

Assertion 8-15, data queue integrity, is an example of a property that is difficult to express with SVA constructs alone. For example, to express this property, we need a means to uniquely (and globally) identify entries as they are being enqueued (push) so we can identify these entries when they are dequeued (pop). Hence, we must introduce additional modeling code that assigns a tag to each enqueued entry. We accomplish this unique identification by globally keeping track of push and pop occurrences. However, as demonstrated in Assertion 8-15, this requires modeling outside our property definition.

For our example, when an entry is enqueued, the current value of the modeling code push tag (r\_push\_tag) is assigned to the local variable (lv\_tag) within a specific property thread of evaluation. In addition, the queue data entry value (datain) is sampled into a local variable (lv\_datain), which is used for a future dequeue comparison. Once an entry is dequeued, and the value of the current modeling code pop tag (r\_pop\_tag) for the dequeue

operation matches the thread's local variable (lv\_tag), then the queue output data (dataout) is checked against the expected value previously captured in the lv\_datain local variable.

This simple example illustrates how additional modeling code is required in some circumstances to express a complex data integrity class of properties. Additional, and more complex modeling code would be required to express the same property if we expanded our example to include support for the queue clearing capabilities (that is, clear[7:0]), like our original queue example. This illustrates the point that assertions are not always the most efficient means of specifying and verifying data integrity properties in simulation. Alternative solutions involving verification components, such as a scoreboard, often provide a more effective approach to verifying data integrity properties. For an excellent overview of scoreboard verification component use, see [Glasser et al., 2007].

Explicit versus implicit queue

In this section, we demonstrated the process of creating assertion-based IP for an explicit queue. However, when verifying end-to-end behavior of a block with our property set, we must often describe an implicit queue behavior of the block—without knowing any specific details about the queue implementation. That is, the block might perform a specific function (not necessarily an explicit queue block), and from an end-to-end perspective the behavior possesses certain queuing properties (that is, an implicit queue). Properties describing a block's implicit queue behavior are generally intended to verify data integrity. Hence, assertions are not always the most efficient means of specifying and verifying these implicit queue behaviors for simulation.

#### 8.2.5 Encapsulate properties

In this step, we turn our set of related queue assertions (and any coverage properties) into a reusable assertion-based monitor verification component, as demonstrated in Example 8-6 (see page 214). We add analysis ports to our monitor for communication with other simulation verification components, as Chapter 3 "The Process" demonstrates

#### 8.3 Data error correction

Error correction is the process of detecting bit errors during data transfer—and we can correct these bits in either software or hardware. Figure 8-12 illustrates a high-level error correcting datapath flow that includes an error correcting code (ECC) generator and checker.

Figure 8-12 High-level error correcting datapath flow



For high data rates, error correction must be done in special-purpose hardware because software is too slow. The ECC bits are generally computed by an algorithm that is implemented as a set of exclusive OR trees in hardware. For our discussion, an ECC generator block computes the ECC. Each data bit contributes to more than one ECC bit. Hence, by a careful selection of data bits in the algorithm that directly contribute to the calculation for a specific ECC bit, it is not only possible to detect a single-bit error, but actually identify which bit is in error (including the ECC bits). In fact, the computed ECC is usually designed so that all single-bit errors are corrected, while all double-bit errors are detected (but not corrected).

For our discussion, an ECC checker recomputes the ECC from the transmitted data bits. The output of the recomputed ECC network is called a *syndrome*. If the syndrome is zero, no error occurred. If the syndrome is non-zero, it can be used to index into a look-up table to determine exactly which bit is in error and then correct it. For a multi-bit error, no match occurs in the lookup table, and the error output bit is set in our high-level datapath flow illustrated in Figure 8-12.

ECC falls under the classification of data transformation, and in general, they pose difficulties for formal verification. However, Richards [2003] demonstrates a clever way of using assumptions and restrictions to obtain a proof across an ECC generator and checker block. Since our focus in creating assertion-based IP is to capture the intent of the design in a set of assertions suitable for simulation, and then only optimize the assertions for formal verification later if necessary, we have not limited our discussion to written assertions that are only amenable to formal verification. Therefore, in this section we demonstrate our assertion-based IP creation process on a single ECC checker block. You will note in this section that we treat the ECC checker as a black-box (that is, no detailed knowledge of the ECC checker implementation is required).

1. The lookup table could be implemented in hardware, firmware, or software.

# 8.3.1 Block diagram interface description

Figure 8-13 illustrates a block diagram for a simple ECC checker design component. For our example, all signal transitions relate only to the rising edge of the clock (clk). Table 8-5 provides a summary of the interface signals for our simple ECC checker design example.

Figure 8-13. ECC checker block



Table 8-5 Interface signals of the ECC checker block.

| Name             | Description                               |
|------------------|-------------------------------------------|
| mem_data[35:0]   | Memory data input beat                    |
| mem_valid        | Active high memory data is valid          |
| mem_last         | Active high last (of 4) memory data beats |
| corr_data[127:0] | Corrected (possible) data from memory     |
| corr_valid       | Active high valid correct data            |
| errdetect[6:0]   | Bit error location identifier             |
| sb_err           | Active high single bit err                |
| db_err           | Active high double bit err                |
| rst_n            | Active low asynchronous reset             |
| clk              | Rising edge synchronous clock             |

# 8.3.2 Overview description

Our simple ECC checker is designed to accept a 128-bit input (that is, 128-bit data and 16-bit ECC), which is time multiplexed transferred over four beats of 36-bit slices. Figure 8-14 illustrates a four-beat time multiplexed transfer waveform for our simple ECC checker.

Figure 8-14 Four-beat multiplexed transfer to ECC checker



Our ECC checker accepts a 36-bit slice of input data from <code>mem\_data</code> when the <code>mem\_valid</code> signal is asserted. The last beat of the four-beat transfer occurs when <code>mem\_last</code> input signal is asserted. The ECC checker will then reconstruct the 128-bit data word and 16-bit ECC on the last transfer from the four-beat, 36-bit slices. Then, the ECC checker will detect and correct any single-bit errors, or detect (and not correct) any double-bit errors.

When the data is ready for output, the ECC checker asserts the <code>corr\_valid</code> output signal. If a single-bit error was detected, then the ECC checker asserts the <code>sb\_err</code> output signal and identifies the appropriate failing bit on the <code>errdetect</code> bus. However, if a double-bit error occurred during the data transfer, the <code>db\_err</code> output signal is asserted.

Our simple ECC checker has a requirement that the output corr\_data and errdetect buses must retain their previous values (that is, remain stable) when corr valid is inactive.

# 8.3.3 Natural language properties

Prior to creating a set of SystemVerilog assertions for our simple ECC checker, we must identify a comprehensive list of natural language properties, as shown in Table 8-6. Although the set of properties found in this table is not necessarily comprehensive, it is representative of a real set of properties and sufficient to demonstrate our process.

Table 8-6 Simple ECC checker properties

| Assertion name         | Summary                                     |
|------------------------|---------------------------------------------|
| a_state_reset_inactive | The corr_valid, sb_err, and db_err are      |
|                        | inactive after reset                        |
| a_legal_last_valid     | The last indicator is only asserted every 4 |
|                        | valid input transfers                       |
| a_corr_data_stable     | Corrected data does not change values       |
|                        | after corr_valid is deasserted until next   |
|                        | corr_valid                                  |
| a_errdetect_stable     | errdetect does not change after             |
|                        | corr_valid is deasserted until next         |
|                        | corr_valid.                                 |
| a_data_correct         | If not double-bit error, then the output    |
|                        | data must not be corrupted                  |

#### 8.3.4 Assertions

To create a set of SystemVerilog assertions for our simple ECC checker, we begin defining the connection between our assertion-based monitor and other potential components within the testbench (such as a driver transactor and the DUV). We accomplish this goal by creating a SystemVerilog interface, as Figure 8-15 illustrates.

Figure 8-15 SystemVerilog interface



Example 8-7 demonstrates an interface for our example. For this case, our assertion-based monitor references the interface signals via the direction defined by the monitor mp named modport.

```
Example 8-7 Encapsulate signals inside an interface
 interface tb ecc if( input clk , input rst n );
   parameter int BEAT SIZE = 36;
   parameter int DATA SIZE = 128;
   parameter int ERR SIZE = 7;
   bit [BEAT SIZE-1:0] mem data;
   bit
                       mem valid;
                       mem last;
   bit
   bit [DATA SIZE-1:0] corr data;
   bit
                       corr valid;
   bit [ERR SIZE-1:0] errdetect;
   bit
                       sb err;
   bit
                       db err;
   modport ecc gen mp (
   );
   modport ecc ck mp (
 // Coninuted on next page
```

#### Example 8-7 Encapsulate signals inside an interface modport monitor mp ( input clk , rst n , mem data , input input mem\_valid mem last , input input input corr\_data , corr\_valid , input errdetect , input sb err , input db err endinterface

In addition to pin-level interfaces, we need a means for our ECC checker assertion-based monitor to communicate with various analysis verification components within the testbench. Hence, we introduce an error status analysis port within our monitor, as Figure 8-16 illustrates.

Figure 8-16 Error status and coverage analysis ports



In addition to assertion error status, coverage events are generally an important piece of analysis data that requires its own analysis port if your assertion monitor contains coverage detection.

Upon detecting an ECC checker error, the analysis port broadcasts the error condition (using an error status transaction object) to other verification components.

The *error status* transaction class is defined in Example 8-8, which is an extension of an avm\_transaction base class. The tb\_ecc\_status class includes an enum that identifies the various types of ECC checker errors, and a set of methods to uniquely identify the specific error it detected.

```
Example 8-8
               Error status class
class tb ecc status extends avm transaction;
  typedef enum { ERR STATE RESET INACTIVE,
                 ERR LEGAL LAST VALID,
                 ERR CORR DATA STABLE,
                 ERR ERRDETECT STABLE,
                 ERR DATA CORRECT } ecc status t;
  ecc status t
               ecc status;
  function void set err state reset inactive;
    ecc status = ERR STATE RESET INACTIVE ;
  endfunction
  function void set err legal last valid;
    ecc status = ERR LEGAL LAST VALID ;
  endfunction
  function void set err corr data stable;
    ecc status = ERR CORR DATA STABLE;
  endfunction
  function void set err errdetect stable;
    ecc status = ERR ERRDETECT STABLE;
  endfunction
  function void set err data correct;
    ecc status = ERR DATA CORRECT;
  endfunction
endclass
```

We are now ready to write assertions for our simple ECC checker properties defined in Table 8-6. Assertion 8-16, "ECC checker inactive after reset" demonstrates our first property.

#### Assertion 8-16 ECC checker inactive after reset

Assertion 8-17, "ECC checker legal mem\_last behavior" demonstrates our second property. We have partitioned this property into two assertions:

- Check the boundary condition after reset to ensure no spurious occurrence of mem\_last
- Check normal operation to ensure proper sequencing of mem last

#### Assertion 8-17 ECC checker legal mem\_last behavior

Assertion 8-18, "ECC checker stability" demonstrates our next set of properties described in Table 8-6.

```
Assertion 8-18 ECC checker stability
property p corr data stable;
   @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
     !monitor mp.corr valid |-> $stable(monitor mp.corr data);
 endproperty
 a corr data stable :
   assert property (p corr data stable) else begin
    status = new();
    status.set err corr data stable();
    status ap.write(status);
   end
property p errdetect stable;
   @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
     !monitor mp.corr valid |-> $stable(monitor mp.errdetect);
 endproperty
a errdetect stable :
  assert property (p errdetect stable) else begin
    status = new();
    status.set err errdetect stable();
    status ap.write(status);
   end
```

Assertion 8-19, "ECC checker data integrity" demonstrates our final set of properties described in Table 8-6.

#### Assertion 8-19 ECC checker data integrity

```
property p data correct;
logic [143:0] lv indata;
@(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
       ($rose(~monitor mp.rst n) | monitor mp.mem last)
   ##1 (monitor mp.mem valid[->1],
          lv indata[143:108] = monitor mp.mem data)
   ##1 (monitor mp.mem valid[->1],
          lv indata[107:72] = monitor mp.mem data)
   ##1 (monitor mp.mem valid[->1],
          lv indata[71:36] = monitor mp.mem data)
   ##1 (monitor mp.mem valid[->1],
          lv indata[35:00] = monitor mp.mem data)
   ##1 monitor mp.corr valid[->1] |->
 (monitor mp.d\overline{b} err \mid (f ecc(lv indata) == monitor mp.corr data));
endproperty;
a data correct:
  assert property (p data correct) else begin
    status = new();
    status.set_err data correct();
    status ap.write(status);
  end
```

To verify the data integrity for our ECC Checker, it becomes necessary to create a function ( $f_{ecc}$ ) as part of our assertion (shown in Assertion 8-19). This function accepts a 144-bit input data value and outputs a 128-bit data value (with single bit correction if necessary). The draw back to this approach is that the function  $f_{ecc}$  replicates the algorithm (that is, code) we are checking. A better approach that is totally independent of any specific ECC algorithm would be to write a data integrity assertion across both the ECC generator and the ECC checker design components, as illustrated in Figure 8-12 (see page 214). However, the disadvantage of this approach is that the assertion-based IP would no longer be dedicated to checking a single design components (since two design components would be required).

# 8.3.5 Encapsulate properties

In this step, we turn our set of related ECC checker assertions into a reusable assertion-based monitor verification component, as demonstrated in Example 8-9 on page 225. We add analysis ports to our monitor for communication with other simulation verification components, as Chapter 3 "The Process" demonstrates.

#### 

# 8.4 Data compression

Data compression, an important application in the areas of data transmission and data storage, is the process of encoding information using fewer bits. Compressing data that is to be stored or transmitted reduces storage and communication costs. In fact, when the amount of data to be transmitted is reduced, the effect is that of increasing the capacity of the communication channel. Similarly, when a file is compressed to half of its original size, the effect is equivalent to doubling the capacity of the storage medium.

In this section, we introduce a simple packet data compressor design component to demonstrate our assertion-based IP creation process. Our simple packet data compressor provides another example of a data transformation datapath component.

#### 8.4.1 Block diagram interface description

Figure 8-17 illustrates a block diagram for a simple packet data compressor design. For our example, all signal transitions relate only to the rising edge of the clock (clk). Table 8-7 provides a summary of the interface signals for our simple packet data compressor design example.

Figure 8-17 A simple packet data compressor block diagram



Table 8-7 Interface description for packet data compressor

| Name          | Description                                                                                                                                                                                                                 |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| datain[15:0]  | Input data to the compressor                                                                                                                                                                                                |
| datain_valid  | Enter input data into compressor                                                                                                                                                                                            |
| start_packet  | First entry of a set to be compressed                                                                                                                                                                                       |
| comppkt_ready | Compressed packet is ready to be read out                                                                                                                                                                                   |
| comppkt_error | Error signal asserted when an uncompressed packet is not fully read out before another uncompressed packet is ready to be transmitted  The comppkt_error signal will be asserted coincident with a subsequent comppkt_ready |
| dataout[7:0]  | Data sent out of compressor                                                                                                                                                                                                 |
| accept_beat   | Output data has been accepted                                                                                                                                                                                               |

| Name  | Description        |
|-------|--------------------|
| clk   | Synchronous clock  |
| rst_n | Asynchronous reset |

#### 8.4.2 Overview description

Our simple data compressor accepts a packet of eight 16-bit data beats and sends out the packet compressed into four 8-bit data beats. The compression operates on a 128-bit packet taking advantage of the limited ranges of the data fields within the packet. The details of the encoding algorithm are not important for our discussion and are not presented in this section. There are flow control signals that indicate when data is ready to be sent and when it has been picked up. In addition, the start\_packet signal indicates the beginning transmission of an input packet that is to be compressed

#### Basic packet data compression operation

The waveforms in Figure 8-18 and Figure 8-19 illustrate the typical operation for our simple packet data compressor.

An input packet is composed of eight beats of data, where each beat (that is, 16-bit data transfer) is identified by asserting datain\_valid. Once eight beats of data have been received, the compression operation occurs on the entire set, and the data is ready to be read after a minimum and maximum latency of two clock for our simple example. The signal comppkt\_ready is then asserted to indicate that a compressed data packet is ready. The four compressed data packet beats are removed a single beat at a time when the accept beat signal is asserted.

Figure 8-18 Packet data compression input operation



Figure 8-19 Packet data compression output operation



#### **Error transfer operation**

Our simple packet data compressor supports slow output devices by allowing a previously compressed data packet to be dropped when a complete incoming packet has arrived prior to completing the transmission of a previously compressed packet. When this error condition occurs, the signal comppkt\_error is asserted for a single cycle, which indicates that the receiving device should flush all partially received packet beats.

# 8.4.3 Natural language properties

Prior to creating a set of SystemVerilog assertions for our simple packet data compressor design, we must identify a comprehensive list of natural language properties, as shown in Table 8-8. Although the set of properties found in this table is not necessarily comprehensive, it is representative of a real set of properties and sufficient to demonstrate our process.

Table 8-8 Simple packet data compressor design properties

| Assertion name              | Summary                                                                                                                                                      |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a_reset_state               | Initial state after reset is no compressed packets                                                                                                           |
| a_8_input_pkts_after_start  | Eight and only eight uncompressed packets are received only after a start_packet                                                                             |
|                             | No new start_packet occurs until all input packets received                                                                                                  |
| a_4_output_pkts_after_ready | Four and only four compressed packets are sent only after a comppkt_ready is asserted                                                                        |
|                             | No new comppkt_ready are asserted until all output packets are sent, or a comppkt_error is asserted                                                          |
| a_input_to_output_or_error  | After input packet of eight beats of uncompressed data is received, then either a compressed output packet will eventually be sent or a comppkt_error occurs |
| a_valid_pkt_error           | The signal comppkt_error shall be asserted only when comppkt_ready rises (signaling new transaction)                                                         |
| a_valid_pkt_error_pulse     | The signal comppkt_error shall be a one-cycle pulse                                                                                                          |

| Assertion name              | Summary                                                                                                                                                                                                                           |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a_valid_fast_packet         | A subsequent compressed packet that is ready prior to completing the transmission of an existing compressed packet will force an abort on the currently transmitted compressed compacket, and comppkt_error will then be asserted |
| a_dataout_stable            | The dataout bus must be stable when accept_beat is not asserted                                                                                                                                                                   |
| a_compressed_data_integrity | The data from the input packet, once compressed, should be the same value as the output packet.                                                                                                                                   |

#### 8.4.4 Assertions

To create a set of SystemVerilog assertions for our simple packet data compressor design, we begin defining the connection between our assertion-based monitor and other potential components within the testbench (such as a driver transactor and the DUV). We accomplish this goal by creating a SystemVerilog interface, as Figure 8-20 illustrates.

Figure 8-20 SystemVerilog interface



# 

endinterface

Example 8-10 on page 231 demonstrated an interface for our simple packet data compressor example. For this case, our assertion-based monitor would reference the interface signals via the direction defined by the monitor\_mp named modport.

In addition to pin-level interfaces, we need a means for our simple packet data compressor assertion-based monitor to communicate with various analysis verification components within the testbench. Hence, we introduce an error status analysis port within our monitor, as Figure 8-21 illustrates.

In addition to assertion error status, coverage events are an important piece of analysis data that requires its own analysis port. We discuss coverage with respect to creating assertion-based IP separately in Section 5.4.

Figure 8-21 Error status and coverage analysis ports



Upon detecting a data compression error, the analysis port broadcasts the error condition (using an error status transaction object) to other verification components.

```
Example 8-11 Error status class
class tb cmp status extends avm transaction;
   typedef enum { ERR RESET STATE,
                  ERR 8 INPUT PKTS AFTER START,
                  ERR 4 OUTPUT PKTS AFTER READY,
                  ERR INPUT TO OUTPUT OR ERROR,
                  ERR VALID PKT ERROR,
                  ERR VALID PKT ERROR PULSE,
                  ERR VALID FAST PACKET,
                  ERR DATAIN STABLE
 } cmp status t;
   cmp_status t
                  cmp status;
  int err client num;
   function void set err reset state;
     cmp status = ERR RESET STATE ;
  endfunction
   function void set_err_8_input_pkts_after_start;
     cmp status = ERR 8 INPUT PKTS AFTER START ;
  endfunction
// Continued on next page
```

#### Example 8-11 Error status class

```
function void set err 4 output pkts after ready;
   cmp status = ERR 4 OUTPUT PKTS AFTER READY;
 endfunction
  function void set err input to output or error;
   cmp status = ERR INPUT TO OUTPUT OR ERROR ;
 endfunction
 function void set err valid pkt error;
   cmp status = ERR VALID PKT ERROR ;
 endfunction
 function void set err valid pkt error pulse;
   cmp status = ERR VALID PKT ERROR PULSE ;
 endfunction
 function void set err valid fast packet;
   cmp status = ERR VALID FAST PACKET ;
 endfunction
 function void set err datain stable;
   cmp status = ERR DATAIN STABLE ;
 endfunction
endclass
```

The *error status* transaction class is defined in Example 8-11, which is an extension of avm\_transaction base class. The tb\_cmp\_status class includes an enum that identifies the various types of data compressor errors and a set of methods to uniquely identify the specific error it detected.

We are now ready to write assertions for our simple packet data compressor design properties defined in Table 8-8 (see page 229).

Assertion 8-20, "Packet data compressor inactive after reset" on page 234 demonstrates our first property.

#### 

Assertion 8-21, "Valid uncompressed input packet sequence" demonstrates our next property. Note that we wrote a separate assertion to handle the boundary case after reset. However, we chose to use the same error status method as the normal case to identify the violation.

```
Assertion 8-21 Valid uncompressed input packet sequence
 // Boundary case after reset
 property p 8 input pkts after start init;
   @(posedge monitor mp.clk)
     $rose(monitor mp.rst n) |->
           (!monitor mp.datain valid throughout
                                      monitor mp.start packet[->1]);
 endproperty
 a 8 input pkts after start init :
   assert property (p 8 input pkts after start init) else begin
    status = new();
     status.set err 8 input pkts after start();
     status ap.write(status);
   end
 // Normal case
 property p 8 input pkts after start;
   @(posedge monitor mp.clk)
     monitor mp.start packet |->
            monitor mp.data valid
       ##1 (~monitor mp.start packet throughout
                                     monitor mp.datain valid[=7])
       ##1 (!monitor mp.datain valid & monitor mp.start packet);
 endproperty
 // Continued on next page
```

# Assertion 8-21 Valid uncompressed input packet sequence a\_8\_input\_pkts\_after\_start : assert property (p\_8\_input\_pkts\_after\_start) else begin status = new(); status.set err 8 input pkts after start();

status ap.write(status);

end

Assertion 8-22, "Valid compressed output packet sequence" demonstrates our next property.

```
Assertion 8-22 Valid compressed output packet sequence
// Boundary case after reset
property p 4 output pkts after ready init;
  @(posedge monitor mp.clk)
   $rose(monitor mp.rst n) |->
       !(amonitor mp.accept beat | monitor mp.comppkt error)
                           throughout monitor mp.comppkt ready[->1];
endproperty
a 4 output pkts after ready init:
  assert property (p 4 output pkts after ready init) else begin
    status = new();
    status.set err 4 output pkts after ready();
    status ap.write(status);
  end
// Normal case
property p 4 output pkts after ready;
  @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
   $rose(monitor mp.comppkt ready) |->
       ( (monitor mp.comppkt ready throughout
                                   monitor mp.accept beat[->1])
    ##1 (!monitor mp.comppkt ready throughtout
                                   monitor mp.accept beat[=3])
    ##1 (!monitor mp.accept beat &
                                   monitor mp.comppkt ready) )
     or (monitor mp.comppkt error[->1] intersect
                                  monitor mp.accept beat[=0:4]);
endproperty
a_4_output_pkts after ready :
  assert property (p 4 output pkts after ready) else begin
    status = new();
    status.set err 4 output pkts after ready();
    status ap.write(status);
  end
```

Note that we wrote a separate assertion to handle the boundary case after reset. However, we chose to use the

same error status method as the normal case to identify the violation. For the normal case, the assertion checks that once <code>comppkt\_ready</code> is asserted, it remains asserted until either the first occurrence of <code>accept\_beat</code> or when <code>comppkt\_error</code> is asserted. In addition, this assertion checks that four and only four output packets are transferred (indicated by an active <code>accept\_beat</code>), unless an error occurs (indicated by an active <code>comppkt\_error</code>).

Assertion 8-23, "Valid input to output control behavior" demonstrates our next property. This assertion accounts for the minimum and maximum latency of two clocks after the eight uncompressed input beats have been received and compressed output beats are ready.

#### 

Assertion 8-24, "Valid packet error behavior" demonstrates our next property.

```
property p_valid_pkt_error;
  @(posedge monitor_mp.clk) disable iff (~monitor_mp.rst_n)
    monitor_mp.comppkt_error |-> $rose(monitor_mp.comppkt_ready);
endproperty
a_valid_pkt_error :
    assert property (p_valid_pkt_error) else begin
    status = new();
    status.set_err_valid_pkt_error();
    status_ap.write(status);
end
```

Assertion 8-25, "Valid packet error pulse" demonstrates our next property.

# property p\_valid\_pkt\_error\_pulse; @(posedge monitor\_mp.clk) disable iff (~monitor\_mp.rst\_n) monitor\_mp.comppkt\_error |=> !monitor\_mp.comppkt\_error; endproperty a\_valid\_pkt\_error\_pulse : assert property (p\_valid\_pkt\_error\_pulse) else begin status = new(); status.set\_err\_valid\_pkt\_error\_pulse(); status\_ap.write(status); end

Assertion 8-26, "Valid fast packet behavior" demonstrates our next property.

Assertion 8-27, "Packet data compressor stable output data" demonstrates our next property.

#### Assertion 8-27 Packet data compressor stable output data

```
property p_dataout_stable;
  @(posedge monitor_mp.clk)
   !monitor_mp.accept_beat |-> $stable(monitor_mp.dataout))
endproperty
a_dataout_stable :
  assert property (p_dataout_stable) else begin
    status = new();
    status.set_err_dataout_stable();
    status_ap.write(status);
end
```

#### **Data integrity property**

Our final property (a compressed data integrity) involves data compression integrity. This is an example of a property that is generally too difficult to express using SVA constructs alone. We could introduce additional modeling code that assembles the eight beats of uncompressed data. Then, our modeling code would implement the compression algorithm to create a compressed output packet for comparison. We would then write a set of assertions that compare the four beats of compressed data read out of the compressor to the values calculated by the modeling code. This illustrates the point that assertions are not always the most efficient means of specifying and verifying data integrity properties in simulation. Alternative solutions involving verification components, such as a scoreboard, often provide a more effective approach to verifying data integrity properties. For an excellent overview of scoreboard verification component use, see [Glasser et al., 2007].

#### 8.4.5 Encapsulate properties

In this step, we turn our set of related packet data compressor assertions (and any coverage properties) into a reusable assertion-based monitor verification component. We add analysis ports to our monitor for communication with other simulation verification components as Chapter 3 "The Process" demonstrates.

#### 

// Any required modeling code here (to model environment)

// All assertions and coverage properties here

# 8.5 Data decompression

endmodule

Data decompression is the inverse application of data compression. Compressed input data is expanded (decompressed) and restored to its original form. Data being expanded may be either a single word or a group of incoming words within a packet. Similarly, the expanded data may be sent out as a single word or as multiple words within a packet.

In this section, we introduce a simple packet data decompressor design component to demonstrate our assertion-based IP creation process.

# 8.5.1 Block diagram interface description

Figure 8-22 illustrates a block diagram for a simple packet data decompressor design. For our example, all signal transitions relate only to the rising edge of the clock (clk). Table 8-9 provides a summary of the interface signals for our simple packet data decompressor design example.

Figure 8-22 A simple packet data decompressor block diagram



Table 8-9 Interface description for packet data decompressor

| Name            | Description                                                                                                         |
|-----------------|---------------------------------------------------------------------------------------------------------------------|
| start_packet    | First packet beat of compressed data                                                                                |
| datain[7:0]     | Compressed input data                                                                                               |
| accept_beat     | Input packet data beat has been accepted                                                                            |
| decomppkt_ready | Decompressed packet is ready for input                                                                              |
| decomppkt_error | Error signal asserted when a packet is not fully received or is not fully read out before another packet is started |
| dataout_valid   | Output data valid from decompressor                                                                                 |
| dataout[15:0]   | Expanded data out                                                                                                   |
| clk             | Synchronous clock                                                                                                   |
| rst_n           | Asynchronous reset                                                                                                  |

#### 8.5.2 Overview description

Our simple data decompressor accepts a packet of four eight-bit compressed data beats and sends out the packet

uncompressed into eight 16-bit data beats. The details of the decoding algorithm are not important for our discussion and are not presented in this section. There are flow control signals that indicate when data is ready to be sent and when it has been received. In addition, the <code>comppkt\_ready</code> signal indicates the beginning transmission of an input packet, which is to be uncompressed.

#### Basic packet data decompression operation

The waveforms in Figure 8-23 and Figure 8-24 illustrate the typical operation for our simple packet data decompressor.

Figure 8-23 Packet data decompressor input operation



Figure 8-24 Packet data decompressor output operation



Once the four beats of compressed and data have been received, the packet is expanded and is then sent out as a packet of eight beats of uncompressed data. For our simple example, we assume a minimum and maximum latency of two clocks between the time the last beat of a compressed packet is received and the first beat of an expanded packet is transmitted.

#### **Error transfer operation**

Our simple packet data decompressor supports fast input devices by allowing incoming compressed data packets to be dropped when the <code>comppkt\_error</code> signal is asserted by the fast input device. Our simple packet data decompressor begins a new uncompressed operation on the incoming packet. When this error condition occurs, the signal <code>comppkt\_error</code> is asserted for a single cycle, which indicates that the receiving device should flush all partially received packet beats.

# 8.5.3 Natural language properties

Prior to creating a set of SystemVerilog assertions for our simple packet data decompressor design, we must identify a comprehensive list of natural language properties, as shown in Table 8-10. Although the set of properties found in this table is not necessarily comprehensive, it is representative of a real set of properties and sufficient to demonstrate our process.

Table 8-10 Simple packet data decompressor design properties

| Assertion name              | Summary                                                                             |
|-----------------------------|-------------------------------------------------------------------------------------|
| a_reset_state               | Output controls after reset are inactive                                            |
|                             | uve                                                                                 |
| a_8_output_pkts_after_start | Eight and only eight uncompressed packets are transmitted only after a start_packet |
|                             | No new start_packet(s) are asserted                                                 |
|                             | until all input packets are received, or                                            |
|                             | a decomppkt_error is asserted                                                       |

| Assertion name                | Summary                                                                                                                                                   |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| a_4_input_pkts_after_ready    | Four and only four compressed packets are received only after a start_packet is asserted                                                                  |
|                               | No new start_packet(s) are asserted until all input packets are received, or a decomppkt_error is asserted                                                |
| a_datain_stable               | The datain bus must be stable until accept_beat is asserted                                                                                               |
| a_in_to_out_or_err            | After a start_packet, if there is no error while receiving four compressed packet beats, then decomppkt_ready must be asserted two cycles after last beat |
| a_uncompressed_data_integrity | The data from the input packet, once uncompressed, should be the same value as the output packet                                                          |

#### 8.5.4 Assertions

To create a set of SystemVerilog assertions for our simple packet data decompressor design, we begin defining the connection between our assertion-based monitor and other potential components within the testbench (such as a driver transactor and the DUV). We accomplish this goal by creating a SystemVerilog interface, as Figure 8-25 illustrates.

Figure 8-25 SystemVerilog interface



Example 8-13 demonstrated an interface for our simple packet data decompressor example. For this case, our assertion-based monitor would reference the interface signals via the direction defined by the <code>monitor\_mp</code> named modport.

```
Example 8-13 Encapsulate signals inside an interface
interface tb data decompressor if( input clk , input rst n );
  bit start packet;
  bit [7:0] datain;
  bit
            accept beat;
  bit decomppkt_error;
bit decomppkt_ready;
  bit [15:0] dataout;
  bit dataout valid;
modport driver mp (
   input clk, rst,
  );
 modport duv_mp (
            clk, rst,
    input
// Continued on next page
```

#### Example 8-13 Encapsulate signals inside an interface modport monitor mp ( input clk, rst, input datain, input start packet, accept beat, input input dataout valid, input decomppkt ready, input decomppkt error, input dataout endinterface

In addition to pin-level interfaces, we need a means for our simple packet data decompressor assertion-based monitor to communicate with various analysis verification components within the testbench. Hence, we introduce an error status analysis port within our monitor, as Figure 8-26 illustrates.

Figure 8-26 Error status and coverage analysis ports



In addition to assertion error status, coverage events are an important piece of analysis data that requires its own analysis port. We discuss coverage with respect to creating assertion-based IP separately in Section 5.4.

Upon detecting a data decompression error, the analysis port broadcasts the error condition (using an error status transaction object) to other verification components.

The *error status* transaction class is defined in Example 8-14, which is an extension of avm\_transaction base class. The tb\_decmp\_status class includes an enum that identifies the various types of data decompressor errors and a set of methods to uniquely identify the specific error it detected.

#### Example 8-14 Error status class class tb decmp status extends avm transaction; typedef enum { ERR RESET STATE, ERR 8 OUTPUT PKTS AFTER START, ERR 4 INPUT PKTS AFTER READY, ERR DATAIN STABLE, ERR IN TO OUT OR ERR, ERR UNCOMPRESSED DATA INTEGRITY } decmp status t; decmp status t decmp status; int err client num; function void set err reset state; decmp status = ERR RESET STATE ; endfunction function void set err 8 output pkts after start; decmp status = ERR 8 OUTPUT PKTS AFTER START ; endfunction function void set err 4 input pkts after ready; decmp status = ERR 4 INPUT PKTS AFTER READY; endfunction function void set err datain stable; decmp status = ERR DATAIN STABLE; endfunction function void set err in to out or err; decmp status = ERR IN TO OUT OR ERR ; endfunction function void set err uncompressed data integrity; decmp status = ERR UNCOMPRESSED DATA INTEGRITY ; endfunction endclass

We are now ready to write assertions for our simple packet data decompressor design properties defined in Table 8-10 (see page 242). Assertion 8-28, "Packet data decompressor inactive after reset" demonstrates our first property.

# Assertion 8-28 Packet data decompressor inactive after reset

Assertion 8-29, "Valid compressed input packet sequence" demonstrates our next property.

#### Assertion 8-29 Valid compressed input packet sequence

```
// Boundary case after reset
property p 4 input pkts after ready init;
@(posedge monitor mp.clk)
  $rose(monitor mp.rst n) |->
   ! (monitor mp.accept decomppkt | monitor mp.comppkt error)
                           throughout monitor mp.start packet[->1];
endproperty
a 4 input pkts after ready init:
 assert property (p 4 input pkts after ready init) else begin
   status = new();
    status.set err 4 input pkts after ready();
    status ap.write(status);
  end
// Normal case
property p 4 input pkts after ready;
  @(posedge monitor mp.clk) disable iff (~monitor mp.rst n)
   $rose(start packet) |->
      ( (monitor mp.start packet throughout
                                 monitor mp.accept beat[->1])
    ##1 (!monitor mp.start packet thoughtout
                                 monitor mp.accept beat[=3])
    ##1 (!monitor mp.accept beat & monitor mp.decomppkt ready) )
    or (monitor mp.comppkt error[->1] intersect
                                 monitor mp.accept beat[=0:4]);
endproperty
// Continued on next page
```

#### Assertion 8-29 Valid compressed input packet sequence

```
a_4_input_pkts_after_ready :
  assert property (p_4_input_pkts_after_ready) else begin
    status = new();
    status.set_err_4_input_pkts_after_ready();
    status_ap.write(status);
end
```

Note in Assertion 8-29 that we wrote a separate assertion to handle the boundary case after reset. However, we chose to use the same error status method as the normal case to identify the violation. For the normal case, the assertion checks that once start\_packet is asserted, it remains asserted until either the first occurrence of accept\_beat or when comppkt\_error is asserted. In addition, this assertion checks that four and only four input packets are transferred (indicated by an active accept\_beat), unless an error occurs (indicated by an active comppkt\_error).

Assertion 8-30, "Valid uncompressed output packet sequence" demonstrates our next property. Note that we wrote a separate assertion to handle the boundary case after reset. However, we chose to use the same error status method as the normal case to identify the violation.

#### Assertion 8-30 Valid uncompressed output packet sequence

#### Assertion 8-30 Valid uncompressed output packet sequence // Normal case property p 8 output pkts after start; @(posedge monitor mp.clk) monitor mp.decomppkt ready |-> ( (monitor mp.dataout valid) ##1 (~monitor mp.decomppkt throughout monitor mp.dataout valid[=7]) ##1 (!monitor mp.dataout valid & monitor mp.decomppkt ready) ); endproperty a 8 output pkts after start : assert property (p 8 output pkts after start) else begin status = new(); status.set err 8 output pkts after start(); status ap.write(status); end

Assertion 8-31, "Packet data decompressor stable input data" demonstrates our next property.

```
Assertion 8-31 Packet data decompressor stable input data
property p_datain_stable;
  @ (posedge monitor_mp.clk)
        !monitor_mp.accept_beat |-> $stable (monitor_mp.datain))
endproperty
a_datain_stable :
    assert property (p_datain_stable) else begin
    status = new();
    status.set_err_datain_stable();
    status_ap.write(status);
end
```

Assertion 8-32, "Valid input to output control behavior" demonstrates our next property. This assertion accounts for the minimum and maximum latency of two clocks after the four compressed input beats have been received and decompressed output beats are ready.

#### Assertion 8-32 Valid input to output control behavior

#### Data integrity property

Our final property (a expanded data integrity) involves data decompression integrity. This is an example of a property that is generally too difficult to express using SVA constructs alone. We could introduce additional modeling code that assembles the four beats of compressed data. Then, our modeling code would implement decompression algorithm to create an uncompressed output packet for comparison. We would then write a set of assertions that compare the eight beats of uncompressed data read out of the decompressor to the values calculated by the modeling code. This illustrates the point that assertions are not always the most efficient means of specifying and verifying data integrity properties in simulation. Alternative solutions involving verification components, such as a scoreboard, often provide a more effective approach to verifying data integrity properties. For an excellent overview of scoreboard verification component use, see [Glasser et al., 2007].

# 8.5.5 Encapsulate properties

In this step, we turn our set of related simple packet data decompressor assertions (and any coverage properties) into a reusable assertion-based monitor verification component. We add analysis ports to our monitor for communication with other simulation verification components as Chapter 3 "The Process" demonstrates.

#### 

# 8.6 Summary

In this chapter, our focus was on demonstrating our assertion-based IP creation process on various datapath components. One message we hope you take away from this chapter is that not all behaviors are easily expressed using temporal constructs from an assertion language alone. In fact, in this chapter we demonstrated the increasing difficulty of writing data integrity properties as the sections progress. While in Section 8.1, "Multiport register file," after a fair amount of work, we were able to create a set of data integrity assertions by taking advantage of SVA local variables, in Section 8.2, "Data queue" it became necessary

to add modeling code to simplify coding our data integrity assertions. The design component examples in Section 8.4, "Data compression" and Section 8.5, "Data decompression" are actually easier to check in simulation using a scoreboard than trying to write a set of complex data integrity assertions

A key point in this section is that, when creating verification IP, choose the form that is easiest to express. Do not be a purist! You do not have to capture all behaviors of the design using SVA constructs alone. Indeed, doing so is often not possible.